M
Marcus Harnisch
Guest
"Weng Tianxiang" <wtx@umem.com> writes:
that were drawn. Kai was pointing out (although indirectly) that the
recovered clock is unreliable.
The additional effort to switch back and forth between internal and
recovered clock is IMHO pointless since in either case you'd have to
maintain the internal clock. Why not use it to begin with? Behavior of
the chip will be much more predictable, too. I wouldn't want to think
about verifying the two-clock-system.
I guess working with all sorts of 10GB SerDes stuff in the past made
me read more into the message that I was following up to than what had
actually been written. Sorry about that.
Best regards,
Marcus
IIRC, I said I'd agree with the reasons, *not* with the conclusionsI fully agree with your opinions
and I don't understand why you agree with all reasons stated by Kai.
"Just make sure that you are using a PLL to extract and stabilizing
the receive clock."
that were drawn. Kai was pointing out (although indirectly) that the
recovered clock is unreliable.
The additional effort to switch back and forth between internal and
recovered clock is IMHO pointless since in either case you'd have to
maintain the internal clock. Why not use it to begin with? Behavior of
the chip will be much more predictable, too. I wouldn't want to think
about verifying the two-clock-system.
I guess working with all sorts of 10GB SerDes stuff in the past made
me read more into the message that I was following up to than what had
actually been written. Sorry about that.
Best regards,
Marcus