Help !!!

A

Abhishek Kumar

Guest
hi
When I ran a vhdl code and saw the place and route report in the
Xilinx ISE after constraining the time constraint to 20ns,I
wasn't getting the Actual pad to pad delay in the report !!
It was like :

--------------------------------------------------------------------------------
Constraint | Requested | Actual
| Logic
| |
| Levels
--------------------------------------------------------------------------------
TS_P3P = MAXDELAY FROM TIMEGRP "PADS" TO | |
|
TIMEGRP "PADS" 20 nS | |
|
--------------------------------------------------------------------------------


The requested as well as the Actual delay were absent !!

Can someone please help me !!!

very best regards
abhishek
 

Welcome to EDABoard.com

Sponsor

Back
Top